SPI Master Serial Interface Controller

Overview

Master serial interface compatible with the popular SPI standard.

Features a simple command interface and permits multiple SPI slaves to be controlled directly from your FPGA, CPLD or ASIC device.

Key Features

  • SPI compliant
  • Full-duplex or half-duplex operation
  • Simple command interface
  • Input and output FIFOs
  • Supports up the 16 slave devices
  • Configurable clock polarity (CPOL)
  • Configurable clock phase (CPHA)
  • Configurable clock frequency

Benefits

  • Technology independent soft IP Core
  • Suitable for FPGA, SoC and ASIC
  • Supplied as human-readable source code
  • One-time license fee with unlimited use
  • Field tested and market proven
  • Any custom modification on request

Block Diagram

SPI Master Serial Interface Controller Block Diagram

Deliverables

  • VHDL source-code (or Verilog on request)
  • Simulation test bench
  • Examples and scripts
  • Full pdf datasheet
  • One-to-one technical support
  • One years warranty and maintenance

Technical Specifications

Foundry, Node
All
Availability
Immediate
×
Semiconductor IP