GSMC 0.15um 1.5V/3.3V PCI I/O Cells Library
Overview
VeriSilicon GSMC 0.15um 1.5V/3.3V PCI I/O Cell Library developed by VeriSilicon is optimized for Grace Semiconductor Manufacturing Corporation (GSMC) 0.15um logic 1P7M 1.5V/3.3V process. This library can take 5V tolerance. This library supports both Stagger I/O pads and Inline I/O pads.
Key Features
- GSMC 0.15um Logic 1P7M Salicide 1.5V/3.3V process
- 1.5V core and 3.3V external interface
- Meets the revision 2.2 of PCI local bus specification
- Cell count: 6 cells
- Suitable for four, five and six metal layers of physical design
- Easy interface with VeriSilicon GSMC 0.15um process standard I/O libraries
Technical Specifications
Foundry, Node
GSMC 0.15um
Related IPs
- GSMC 0.15um 1.2V/3.3V PCI I/O Cells
- GSMC 0.18um PCI I/O Cells Library
- CSMC13V33 process DUPIO, This library includes analog I/O cells and digital I/O cells and supports Inline DUP I/O pad.
- GSMC0.18um PCI I/O Cells DUP Library
- GSMC 0.25um 2.5V/3.3V PCI I/O Cell Library
- SMIC 0.13um 1.2V/3.3V PCI I/O Cells Library