DO-254 AXI Serial Peripheral Interface (SPI) 1.00a
Overview
Provides a serial interface to SPI devices such as SPI EEPROMs and SPI serial flash devices. Not needed for Zynq unless >2 needed. Connects
Key Features
- AXI4-Lite interface is based on the AXI4 specification
- Connects as a 32-bit AXI4-Lite slave
- Supports four signal interface (MOSI, MISO, SCK and SS)
- Supports slave select (SS) bit for each slave on the SPI bus
- Supports full-duplex operation
- Supports master and slave SPI modes
- Supports programmable clock phase and polarity
- Supports continuous transfer mode for automatic scanning of a peripheral
Benefits
- Mature source IP has been re-engineered for full DAL-A compliance for airworthiness and design assurance for safety-critical programs, supporting and simplifying the compliance effort at the FPGA level.
Deliverables
- Encrypted source along with a complete certification data package (CDP) including all artifacts required for chip-level compliance.
Technical Specifications
Availability
AVAILABLE
Related IPs
- Serial Peripheral Interface – Master/Slave with Octal, Quad, Dual and Single SPI Bus support
- High Speed SPI AHB IP Core- Serial Peripheral Interface
- Serial Peripheral Interface - Master/Slave with single, dual and quad SPI Bus support
- DO-254 AXI 7-Series DDRx (Limited) 1.00a
- DO-254 AXI General Purpose Input/Output (GPIO) 1.00a
- DO-254 AXI Interrupt Controller 1.00a