3GPP LTE 3GPP2 1xEV-DO Turbo Decoder with Ping Pong Input and Output Memories
Overview
This is a fully compatible 3GPPTM LTE and 3GPP2 1xEV-DO Release B turbo decoder with ping-pong input and output memories. The PCD03V offers unparalleled performance, low complexity and features compared to other available 3GPPTM or 3GPP2 decoder cores.
Key Features
- Turbo Decoder
- 8 state 3GPP LTE and 3GPP2 1xEV-DO Release B compatible
- Rate 1/2, 1/3, 1/4 or 1/5
- 40 to 6144 (3GPP LTE) or 17 to 20730 (3GPP2) bit interleaver
- Includes ping-pong input and output memories
- Optional external interleaver parameters for 3GPP LTE and programmable row coefficients for 3GPP2 interleaver
- Up to 107 MHz internal clock
- Up to 10.2 Mbit/s with 5 decoder iterations
- 6-bit signed magnitude input data
- Optional log-MAP or max-log-MAP constituent decoder algorithms
- Up to 128 iterations in 1/2 iteration steps
- Optional power efficient early stopping
- Optional extrinsic information scaling and limiting
- 16 or 24 bit CRC check
- Implement one or two different standards from the one core
- Free simulation software
- Available as EDIF core and VHDL simulation core for Xilinx Virtex-II Pro, Spartan-3, Virtex-4 and Virtex-5 FPGAs under SignOnce IP License. Actel, Altera and Lattice FPGA cores available on request.
- Available as VHDL core for ASICs
- Low cost university license also available
Deliverables
- All licenses
- EDIF core
- VHDL simulation core
- Test vector generation software
- VHDL ASIC License
- VHDL ASIC core
- C++ bit/cycle exact simulation model
Technical Specifications
Foundry, Node
Xilinx Virtex-II Pro Spartan-3 Virtex-4 Virtex-5 Actel Altera Lattice
Availability
Now
Related IPs
- 3GPP UMTS LTE 3GPP2 cdma2000 1xEV-DV 1xEV-DO 8 state turbo encoder
- 3GPP UMTS LTE 3GPP2 cdma2000 1xEV-DV 1xEV-DO Turbo Decoder with Optional Viterbi Decoder
- 3GPP LTE Turbo Encoder
- Very High Speed 3GPP LTE Turbo Encoder
- Very High Speed 3GPP LTE Turbo Decoder
- High bit rate Turbo Decoder core for 3GPP LTE/ LTE A