The 1.2V GPIO library provides a bidirectional I/O driver for Parallel Trace Interface applications. This cell is compliant with version 2.0 of the the MIPI Specification for Parallel Trace Interface.
This 5nm library is available in an inline flip chip implementation.
To design a functional I/O power domain with these cells, an additional library is required – 1.8V Support: Power. That library contains isolated analog I/O, and a full complement of power cells along with spacer cells to assemble a complete pad ring by abutment. An included rail splitter allows multiple power domains to be isolated in the same pad ring while maintaining continuous VDD/VSS for robust ESD protection.
1.2V GPIO
Overview
Key Features
- ESD Protection:
- JEDEC compliant
- 2KV ESD Human Body Model (HBM)
- 500 V ESD Charge Device Model (CDM)
- Latch-up Immunity:
- JEDEC compliant
- Tested to I-Test criteria of ± 100mA @ 125°C
Technical Specifications
Foundry, Node
5nm N5
Maturity
Pre-Silicon
Availability
Available
TSMC
Pre-Silicon:
5nm
Related IPs
- 1.2V GPIO library designed for the SVID three-line interface.
- IO 1.2V GPIO in Samsung (4nm)
- Specialized 1.2V to 3.3V Fail-Safe GPIO and 3.3V I2C Open-Drain in 110nm
- Specialized 1.2V to 3.3V Fail-Safe GPIO and 3.3V I2C Open-Drain in 110nm
- A 65nm/55nm Wirebond IO Library with 1.2V to 3.3V GPIO and 5V ODIO
- General Purpose Input / Output Controller (GPIO)