Standard Cell (Ultra High Speed) Library IP, RVT, 12 tracks, UMC 55nm LP process
Overview
UMC 55nm LP/RVT Low-K Logic process 12-Track Generic Core Cell Library.
Technical Specifications
Short description
Standard Cell (Ultra High Speed) Library IP, RVT, 12 tracks, UMC 55nm LP process
Vendor
Vendor Name
Foundry, Node
UMC 55nm LP
UMC
Pre-Silicon:
55nm
Related IPs
- Standard Cell PowerSlash(TM) Library IP, RVT, 12 tracks, UMC 28nm HLP process
- Standard Cell PowerSlash(TM) Library IP, RVT, 12 tracks, UMC 40nm LP process
- Standard Cell PowerSlash(TM) Library IP, RVT, 12 tracks, UMC 55nm LP process
- Standard Cell (Generic) Library IP, RVT, 12 tracks, UMC 28nm HLP process
- Standard Cell (Ultra High Speed) Library IP, RVT, 12 tracks, UMC 40nm LP process
- 6 track Ultra High Density standard cell library at TSMC 90 nm with dual voltage capability