The SPI core is a fully configurable SPI master/slave
device, which allows user to configure polarity and phase of a serial clock signal (SCK). It allows the microcontroller to communicate with serial peripheral devices and is also capable of interprocessor communications in a multi-master system. A
serial clock line (SCK) synchronizes shifting and sampling of the information on two independent serial data lines. DSPI data is simultaneously transmitted and received. What's the most important, it's a technology independent design, that can be implemented in a variety of process technologies.
The SPI system is flexible enough to interface directly with numerous standard product peripherals from several manufacturers. It can be configured as a master or a slave device, with data rates as high as CLK/4. Clock control logic allows a selection of clock polarity and a choice of two fundamentally different clocking protocols, to accommodate most available synchronous serial peripheral devices. When the core is configured as a master, the software selects one of eight different bit rates for the serial clock. The core automatically
drives selected by SSCR (Slave Select Control Register) slave outputs (SS7O – SS0O) and address SPI slave device, to exchange serially shifted data. An error-detection logic is included, to support interprocessor communications. A write collision detector indicates, when an attempt is made to write
data to the serial shift register, while transfer is in progress. A multiple-master mode-fault detector automatically disables the SPI output drivers, if more than one SPI devices simultaneously attempts to become a bus master. The core is fully customizable and can be tailored to your configuration and requirements. It includes fully automated testbench with complete set of tests, allowing easy package validation at each stage of SoC design flow.
for more info, welcome contact us :sales(at)wwago-inc.com
SPI Master/Slave- Serial Peripheral Interface
Overview
Key Features
- SPI Master
- Master and Multi-master operations
- 8 SPI slave select lines
- System error detection
- Mode fault error
- Write collision error
- Interrupt generation
- Supports speeds up ¼ of system clock
- Bit rates generated 1/4 - 1/512 of system clock.
- Four transfer formats supported
- Simple interface allows easy connection to microcontrollers
- SPI Slave
- Slave operation
- System error detection
- Interrupt generation
- Supports speeds up ¼ of system clock
- Simple interface allows easy connection to microcontrollers
- Four transfer formats supported
- Fully synthesizable, static synchronous design, with no internal tri-states
Technical Specifications
Maturity
Silicon proven,Production proven
Availability
now
Related IPs
- Serial Peripheral Interface – Master/Slave with Octal, Quad, Dual and Single SPI Bus support
- Serial Peripheral Interface - Master/Slave with single, dual and quad SPI Bus support
- SPI Serial Peripheral Interface Master/Slave
- SPI Serial Peripheral Interface Master/Slave
- Serial Peripheral Interface - Master/Slave with single, dual, quad and octal SPI Bus support
- Enhanced Serial Peripheral Interface – Master/Slave with single, dual, and quad eSPI Bus support for Intel CPU’s