Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, supports process G/LV
Overview
Memory Compilers
Technical Specifications
Foundry, Node
TSMC 130nm
Maturity
Silicon Proven
TSMC
Silicon Proven:
130nm
,
130nm
BCD
,
130nm
BCD+
,
130nm
G
,
130nm
LP
,
130nm
LV
,
130nm
LVOD
Related IPs
- Ultra Low Leakage/Ultra Low Power Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, with Low Leak support, short and long channel, inputs isolation, dual-rails, register scan, read assist, write assist, supports process ULL/ULP
- High Performance/Low Power/Ultra Low Power Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, with Low Leak support, short and long channel, inputs isolation, dual-rails, register scan, read assist, write assist, supports process HP/
- Low Power/Ultra Low Power Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, with Low Leak support, short and long channel, inputs isolation, dual-rails, register scan, supports process GP/LP/LPEF/ULP/ULPEF
- Low Power Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, with Low Leak support, short and long channel, inputs isolation, dual-rails, register scan, supports process GP/LP
- Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, supports process GC
- High Performance/Low Power Single Port Multi-banks SRAM Compiler with Row/Column Redundancy Option, supports process G/GT/LP/LPEF