The programmable CMOS low-frequency divider configuration of asynchronous programmable impulse counter, control logic and output buffer.
The block is fabricated on TSMC SiGe BiCMOS 0.18 um.
Programmable 5-bit CMOS low-frequency divider
Overview
Key Features
- TSMC SiGe BiCMOS 0.18 um
- Range of division ratio from 1 to 31
- Low current consumption 10 uA
- Portable to other technologies (upon request)
Block Diagram

Applications
- PLL frequency synthesizer
Deliverables
- Schematic or NetList
- Abstract view (.lef and .lib files)
- Layout (optional)
- Verilog behavior model
- Extracted view (optional)
- GDSII
- DRC, LVS, antenna report
- Test bench with saved configurations (optional)
- Documentation
Technical Specifications
Foundry, Node
TSMC BiCMOS SiGe 180 nm
Maturity
Silicon proven
Availability
Now
TSMC
Silicon Proven:
180nm
Related IPs
- 5-bit programmable CMOS low-frequency divider
- Programmable 9-bit CMOS low-frequency divider (5...511 dividing ratio)
- Programmable 9-bit CMOS frequency divider (2…511 dividing ratio)
- Programmable CMOS HF divider (16…4095 dividing ratio)
- Programmable CMOS frequency divider (32...16383 dividing ratio)
- Programmable CMOS frequency divider (56..16383 dividing ratio)