Synopsys’ IP D-PHY IP enables high-performance, low-power interface to SoCs, application processors, baseband processors, and peripheral devices for mobile, automotive, artificial intelligence (AI), and IoT applications. The PHY, for mainstream and FinFET processes, is compliant with the D-PHY specification, operating at 10Gb/s aggregate data rate in 4 lanes. Supporting low-power state modes allows the IP to deliver low-power consumption at the maximum speed to address energy requirements of battery-operated devices. The Synopsys
D-PHY IP interoperates with Synopsys’ CSI-2 and DSI/DSI-2 controllers which support key features of the latest MIPI display and camera specifications. The Synopsys MIPI D-PHY IP is ASIL B Ready ISO 26262 certified, meeting the stringent requirements of automotive ADAS and Infotainment applications.
MIPI D-PHY Rx-Only 4 Lanes in SMIC (40nm, 28nm)
Overview
Key Features
- Compliant with the MIPI D-PHY specification
- Fully verified hard macro
- Up to 2.5 Gb/s per lane
- Aggregate throughput up to 10 Gb/s in 4 data lanes
- Support for the PHY Protocol Interface (PPI)
- Low-power escape modes and ultra- low-power modes
- Shutdown mode
- SCAN and Loopback BIST modes
- Extensive access to internal programmability registers
Benefits
- Compliant with the MIPI D-PHY specification, v1.2
- Fully integrated hard macro
- Up to 2.5 Gbps per lane
- Aggregate throughput up to 10 Gbps in 4 data lanes
- Supports PHY Protocol Interface (PPI)
- Low-power escape modes and ultra low- power state modes
- Shutdown mode
- SCAN and loopback BIST modes
- Extensive access to internal programmability registers
- Master, slave, TX- and RX-only configurations
- Attachable PLL for master applications
- Flexible input clock reference
- 50% DDR output clock duty cycle
- Silicon-proven, robust design available in advanced process technologies
- ASIL B Ready ISO 26262 certified for Grade 1 and Grade 2 automotive design
Applications
- CSI-2 Host
- DSI Host
- CSI-2 Device
- DSI Device
Deliverables
- Databook
- Behavioral model
- LEF file
- .LIB file
- GDSII Layout Database
Technical Specifications
Short description
MIPI D-PHY Rx-Only 4 Lanes in SMIC (40nm, 28nm)
Vendor
Vendor Name
Foundry, Node
SMIC 40nm, 28nm - LL, PS
Maturity
Available on request
Availability
Available
SMIC
Pre-Silicon:
28nm
Related IPs
- PLL (Frequency Synthesizer) IP, Input: 10MHz - 200MHz, Output: 25MHz - 400MHz, UMC 0.13um SP/FSG process
- Band Gap IP, Input: 1.2V - 4V, VBG=0.615V, UMC 0.18um LL process
- Single Port SRAM Compiler IP, 4.0um2 bit cells, Synchronous high density, UMC 0.18um LL process
- PLL (Frequency Synthesizer) IP, Input: 20MHz - 36MHz, Output: 500MHz - 1GHz, UMC 90nm SP process
- Single Port SRAM Compiler IP, 4.0um2 bit cells, Synchronous high density, UMC 0.18um HV process
- SMIC 0.15um LV Power-On-Reset