MIPI C-PHY TRx / MIPI D-PHY TRx Combo PHY 8nm
Overview
The MIPI C-PHY/D-PHY combo PHY IP is a hardmacro PHY for CSI RX or DSI TX. IO pads and EDS structures are included. Extensive built-in self test features such as loopback and scan support. It offers a cost-effective and low-power solution.
Key Features
- Samsung Foundry 5nm low power enhanced (8LPU) CMOS device technology
- 1.8V±5%, 1.2V±5%, 0.75/0.85V±5% power supply
- Fully supports MIPI D-PHY v2.0 HS/LP/ULPS Tx/Rx, MIPI C-PHY v1.1 HS/LP/ULPS Tx/Rx (Backward Compatible with previous versions)
- Supports 80-2500Msps (equivalent to 182.9-5714Mbps) in C-PHY HS mode and 80-4500Mbps in D-PHY HS mode
- FGlobal operation tiing parameters control
Benefits
- Low power consumption, small area
- Supports both overdrive (0.85V) and (0.75V) power
- Support for various lane configurations
- Built-in self-test feature capable of producing and checking PRBS random pattern
- Highly validated structure in various processes
Block Diagram
Applications
- Mobile, Automotive, IoT, DDI, TCON, etc.
Deliverables
- FE-CommonL MODEL, TWRAP, TB, LEF, LIBERTY, IPXACT, ATPG, SIPI
- BE-Common: CIR, GDS, DRC, LVS, DFMC
- DOC-Common: Datasheet, User Guide, Test Guide, Register Setting Guide, Supplement Guide, PLL Datasheet, PLL Calculator
Technical Specifications
Foundry, Node
Samsung Foundry 8LPU
Maturity
Silicon Proven
Availability
Now
Samsung
Silicon Proven:
8nm
Related IPs
- MIPI D-PHY / C-PHY Combo IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI CSI-2 controller Receiver v 2.1, Compatible with MIPI C-PHY v1.2 & DPHY v2.1.
- Camera MIPI D-PHY v1-1 1.5Gbps / sub-LVDS combo Receiver 4-Lane
- MIPI C-PHY-D-PHY Combo PHY IP on TSMC 28nm HPC+
- MIPI D-PHY IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI D-PHY TSMC 130nm