Perceptia’s DeepSub™ pPLL05 is a family of low power, low voltage all digital PLL featuring low-jitter and compact area. It is suitable for IoT and embedded clocking applications in systems running below the nominal core voltage at frequencies up to 1.5GHz. It is suitable as a clock source for moderate speed microprocessor blocks and other logic.
Perceptia’s second generation pPLL05 family is available on technologies from 5nm to 40nm and across multiple foundry partners. We are continually expanding the range of technologies where it is silicon proven and can quickly port it to other technologies or foundries upon request.
To give IoT designers the maximum flexibility in managing power, pPLL05 is very small (< 0.01 sq mm) and low power (< 0.7mW in 22FDX). It is well suited to applications with a single low voltage power supply that the PLL shares with the blocks that use its output clock. Better jitter performance can be achieved if the pPLL05 has its own analog power supply.
pPLL05 integrates easily into any SoC design and includes all the views and models required by back end flows.
The pPLL05 is built using Perceptia’s second generation all digital PLL technology. This robust technology delivers identical performance across many processes, regardless of PVT conditions. It consumes a small fraction of the area of an analog PLL whilst maintaining comparable performance.
pPLL05 can be used as an integer-N PLL or as a fractional-N PLL. The fractional-N mode provides a high flexibility to choose the best combination of input and output clock frequencies at the system level.
Perceptia further provides integration support and offers customization and migration services.
Low Voltage, Low Power Fractional-N PLLs
Overview
Key Features
- Low power, suitable for IoT applications
- Good jitter, suitable for clocking digital logic.
- Extremely small die area (< 0.005 sq mm), using a ring oscillator
- Output frequency can be from 1 to 400 times the input reference, up to 1.5GHz
- Reference clock from 5MHz to 200MHz
- Second-generation digital PLL architecture, providing integer and fractional multiplication
- Primary PLL output running at the main DCO frequency for lowest noise clocking
- Two further PLL outputs via separate postscalers
- Post-scalers programmable from 1 to 2,040
- Lock-detect output
- Can generate a spread-spectrum clock from a clean reference
- Oscillator output duty cycle better than 48 / 52%
- Highly testable using industry standard flows
- ATPG vectors provided
- Specification of functional tests to supplement ATPG testing
Benefits
- Small size (< 0.005 sq mm)
- Low Power (< 0.7mW in GF22FDX)
- Easy integration
- Fractional Multiplication
Block Diagram
Applications
- IoT
- Embedded
- Moderate speed digital systems
Deliverables
- Datasheet
- Detailed Verilog behavioral model
- Timing models
- LEF5.6 abstract for floor planning/chip assembly
- Integration Guide
- DFT Guide
- Integration support
- Characterization report
- GDSII layout macrocell
- CDL netlist for LVS
- DRC, LVS and SI verification reports
- Netlist model with accompanying documentation – allowing integration of the module in scan chains
Technical Specifications
Foundry, Node
All CMOS processes 65nm and smaller.
Availability
Depends on process - please ask
GLOBALFOUNDRIES
Pre-Silicon:
12nm
,
14nm
,
14nm
LPE
,
14nm
LPP
,
20nm
LPM
,
28nm
,
28nm
FDSOI
,
28nm
HPP
,
28nm
LPH
,
28nm
SLP
,
32nm
,
40nm
LP
,
55nm
,
55nm
LPX
,
65nm
,
65nm
LP
,
65nm
LPe
SMIC
Pre-Silicon:
14nm
,
28nm
,
28nm
HK
,
28nm
HKC+
,
28nm
PS
,
40nm
LL
,
55nm
G
,
55nm
LL
,
65nm
LL
Samsung
Pre-Silicon:
7nm
,
8nm
,
10nm
,
14nm
,
28nm
FDS
,
28nm
LPH
,
28nm
LPP
,
32nm
LP
,
45nm
LP
,
65nm
LP
TSMC
Pre-Silicon:
5nm
,
7nm
,
10nm
,
12nm
,
16nm
,
20nm
,
22nm
,
28nm
,
28nm
HP
,
28nm
HPC
,
28nm
HPCP
,
28nm
HPL
,
28nm
HPM
,
28nm
LP
,
40nm
G
,
40nm
LP
,
45nm
GS
,
45nm
LP
,
55nm
FL
,
55nm
G
,
55nm
GP
,
55nm
LP
,
55nm
NF
,
55nm
ULP
,
55nm
ULPEF
,
55nm
UP
,
65nm
G
,
65nm
GP
,
65nm
LP
UMC
Pre-Silicon:
14nm
,
28nm
,
28nm
HLP
,
28nm
HPC
,
28nm
HPM
,
28nm
LP
,
55nm
,
65nm
LL
,
65nm
LP
,
65nm
SP
Silicon Proven: 40nm , 40nm LP
Silicon Proven: 40nm , 40nm LP
Related IPs
- High Performance / Low Power Microcontroller Core
- Ultra low power C-programmable DSP core
- Highest code density, Low Power 32-bit Processor with optional DSP
- Ultra low power, high-performance DSP / controller RISC core
- Ultra low power C-programmable Baseband Signal Processor core
- 2D (vector graphics) & 3D GPU IP A GPU IP combining 3D and 2D rendering features with high performance, low power consumption, and minimum CPU load