Low Power Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process GP/LP
Overview
Specialty Memory Solutions
Technical Specifications
Foundry, Node
TSMC 65nm
Maturity
Silicon Proven
TSMC
Silicon Proven:
65nm
G
,
65nm
GP
,
65nm
LP
Related IPs
- Low Power/Ultra Low Power Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process GP/LP/LPEF/ULP/ULPEF
- Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process FF+GL/FF+LL/FFC
- Ultra Low Leakage/Ultra Low Power Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process ULL/ULP
- High Performance/Low Power/Ultra Low Power Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process HP/HPC/HPC+/HPL/HPM/LP/ULP
- Low Power/Ultra Low Power Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process G/LP/LP_eDRAM/ULP/ULPEF
- Via Programmable ROM Compiler with Row/Column Redundancy Option, supports process FF/P