IO 3.3V LVDS Rx Automotive Grade 2 in GF (12nm)
Overview
Synopsys Low Voltage Differential Signaling (LVDS) I/O library is a high-frequency interface that uses differential signals for data transmission. A few typical LVDS I/O applications are in display monitors, printers, high-speed clock transfers, and high-speed SERDES. Synopsys LVDS I/O library is used to build an LVDS-based interface for high-speed interconnect applications. This library is designed to optimize I/O performance with a core voltage of 0.75 V and supports an I/O supply voltage of 1.2V/1.5 V. The library contains a transmitter, a receiver, and a bandgap reference circuit that is used to supply the current reference for the transmitter/receiver. The LVDS I/O library is compatible with the IEEE standard 1596.3-1996 and TIA/EIA - 644 -A
Key Features
- Maximum operating speed: up to 3.4GBPS
- Compatibility with TIA/EIA - 644-A for greater interoperability
- Loop back option supported for both Pre/Post driver in LVDS TX
- HBM 2KV, CDM 500V (up to 7A)
- Silicon validated IP
- Automotive G1/G2 supported, ASIL-B certified
- Designed to support multiple metal stack options
- Support for flip-chip & wirebond packaging
Technical Specifications
Foundry, Node
GF 12nm - LP
Maturity
Available on request
Availability
Available
GLOBALFOUNDRIES
Pre-Silicon:
12nm
Related IPs
- MIPI C-PHY v2.0 D-PHY v2.1 RX 3 trios/4 Lanes - TSMC N5A 1.2V, N/S, for Automotive, ASIL B Random, AEC-Q100 Grade 2
- UCIe-S PHY for Standard Package (x16) in TSMC N5A, N/S, for Automotive, ASIL B Random, AEC-Q100 Grade 2
- MIPI C-PHY v1.2 D-PHY v2.1 RX 3 trios/4 Lanes - TSMC 16FF 1.8V, N/S, for Automotive, ASIL B Random, AEC-Q100 Grade 2
- MIPI C-PHY v1.2 D-PHY v2.1 RX 3 trios/4 Lanes - TSMC 7FF 1.8V, N/S, for Automotive, ASIL B Random, AEC-Q100 Grade 2
- MIPI C-PHY v2.0 D-PHY v2.1 RX 2 trios/2 Lanes -TSMC N3A 1.2V, N/S, for Automotive, ASIL B Random, AEC-Q100 Grade 2
- MIPI C-PHY v2.0 D-PHY v2.1 RX 2 trios/2 Lanes -TSMC N5A 1.2V, N/S, for Automotive, ASIL B Random, AEC-Q100 Grade 2