The HermesCORE High-Bandwidth Memory Generation 3 (HBM3) controller is ideal for applications involving graphics, high-performance computing, high-end networking, and communications that require very high memory bandwidth, lower latency, and more density. The controller can be delivered as part of a complete HBM3 memory subsystem with an integrated HBM3 PHY.
Breaking through the memory wall, the Alphawave Semi HBM3 memory subsystem supports data rates up to 8.4 Gbps per data pin. The HBM3 interface features 16 independent channels, each containing 64 bits for a total data width of 1024 bit. The HBM3 controller fully complies with the HBM3 JEDEC standard and translates user requests into the HBM command sequence and handles memory refresh, bank/page management, and power management on the interface. The Alphawave Semi HBM3 Controller offers multiple configurable options to fine-tune efficiency for SoC custom workloads.
HBM3 Controller
Overview
Block Diagram
Technical Specifications
Related IPs
- HBM3 Solution enabling access to HBM3 Controller and HBM3 PHY in TSMC N5 1.2V
- HBM3 Solution enabling access to HBM3 Controller in TSMC N5 1.2V
- HBM3 V2 Solution enabling access to HBM3 Controller and HBM3 PHY in TSMC N3E
- HBM3E/3 Memory Controller
- ISA / PC Card / PCMCIA CompactFlash Controller
- Compactflash/PCMCIA Slave Controller