Differential Clock Receiver on TSMC CLN4P

Overview

The Differential Clock Receiver macro addresses a large portfolio of applications. The Receiver is designed for digital logic processes and use robust design techniques to work in noisy SoC environments, ranging from high speed communication to low power consumer applications.

The Receiver macro is implemented in Analog Bits’ proprietary architecture that uses core and IO devices at core voltage only. In order to minimize noise coupling and maximize ease of use, the Receiver incorporates signal ESD structures and a power supply ESD structure, which is proven in several generations of processes.

The receiver does not include on-die termination, and if termination is required it may be added externally.

Key Features

  • Differential clock receiver
  • Single-ended output to chip core
  • Wide Ranges of input frequencies for diverse clocking needs
  • Implemented with Analog Bits’ proprietary architecture
  • Low power consumption
  • Spread Spectrum tracking capability

Technical Specifications

Foundry, Node
TSMC CLN4P
TSMC
Pre-Silicon: 4nm
×
Semiconductor IP