The AXI Memory Mapped to PCIe® Gen2 IP core provides an interface between the AXI4 interface and the Gen2 PCI Express (PCIe) silicon hard core. The AXI4 PCIe provides full bridge functionality between the AXI4 architecture and the PCIe network. The IP is composed of the PCIe core, the GT interface and the AXI4 interface. The bridge circuit is implemented in the FPGA fabric and the PCIe core and GT are hard-core elements in the FPGA.
The AXI4 PCIe core provides a transaction level translation of AXI4 commands to PCIe TOP packets and the PCIe requests to AXI4 commands.
AXI Memory Mapped to PCI Express (PCIe) Gen2
Overview
Key Features
- Support AXI4 memory access to PCIe memory
- Provide AXI4 master access for PCIe devices
- Translate AXI4 transactions to appropriate PCIe Transaction Layer Packets (TLP) packets
- Track and Manage PCIe TLPs that require completion processing
- Indicate error conditions detected by the PCIe core through interrupt
Technical Specifications
Related IPs
- DO-254 AXI Bridge For PCI Express 1.00a
- 7 Series Gen2 Integrated Block for PCI Express (PCIe)
- AXI Bridge for PCI Express (PCIe) Gen3 Subsystem
- AXI PCI Express (PCIe) Gen 3
- AXI4-Stream to/from AXI Memory Map - AXI4-Stream Conversion to AXI Memory Map, 16 Channels
- AXI4-Stream to/from AXI Memory Map - AXI Memory Map Conversion to AXI4-Stream, 16 Channels