This dual channel Analog -to-Digital converter IP is based on a monolithic differential pipelined architecture with output error correction logic providing 12 bits conversion accuracy up to 80 Mhz sampling frequency.
It is designed for industry standard 0.18um 1P6M CMOS technology supplied at 3.3V.
This dual channel ADC can interface with both 1.8V or 3.3V core logic, by connecting dvdd to 1.8V or 3.3V power line, giving more flexibility for design reuse.
ADC 12-bit 80Mhz Dual channel - 3.3V
Overview
Key Features
- • 12-Bits pipeline architecture
- • 40MS/s sampling rate
- • No missing code guaranteed
- • 2.0 Vp-p differential input
- • 3.3V +/-10% supply voltage, -40/+125 C temperature.
- • 1P6M layout structure based on 0.18um 1P6M 3.3V/1.8V generic logic process.
- • Fully differential architecture
- • Area: (contact us)
- • Power consumption [contact us]
- • Power down leakage current <1uA
- • Antenna diodes on each digital input.
- • uses MIM capacitor
- • can interface with both 1.8V and 3.3V core logic
Benefits
- This dual channel ADC is suitable for :
- - Communication Receiver Channel (IF sampling)
- - Mobile TV
- - Digital Imaging/video
- - Graphic capture
- - Ultrasound Equipment
Deliverables
- GDSII
- LVS netlist
- LIB timing
- LEF abstract
- Verilog/VHDL model
- Datasheet
- Application Notes
Technical Specifications
Availability
May 2009
SMIC
Pre-Silicon:
180nm
G
Silterra
Pre-Silicon:
180nm
TSMC
Pre-Silicon:
180nm
G
Related IPs
- 12bit, 640Msps Dual channel IQ ADC IP Core
- Dual channel 12-bit, 1GS/s ADC IP
- Dual channel 12-bit, 4GS/s ADC
- Dual channel 12-bit, 1.75GS/s ADC IP
- Dual 12-bit 80Msps Low power silicon proven in 28nm ADC IP
- Analog Front End: 1 channel of 12-bit 2 GSPS ADC IQ Pairs, 1 channel of 12-bit 2 GSPS DAC IQ Pairs, PVT & Integrated PLL