12 track thick oxide standard cell library at TSMC 40 - low leakage and direct battery connection (operating voltages from 1.1 V to 3.3 V)
Overview
TSMC 40 LPeF, SESAME BiV, a new thick oxyde based standard cell library for ultra low leakage logic design and/or direct battery connection through the use of a patented flip flop.
Key Features
- No need for a voltage regulator as it is directly connected to the battery
- Cells designed with 3.3 V thick-oxyde transistors to support a wide operating voltage range from 3.3 V +/-10% to 1.1 V +/-10%
- Custom characterization corners down to 1.1 V +/-10% can be provided
- Ideal for always on clock islets (RTC) and always on functional islets (voice recognition)
- Higher density compared to HVT library combined with voltage regulator
- 12-track cells
- SoC Integration secured and simplified from 3.3 V to 1.1 V
- Full set of high-low and low-high level shifters isolated or not
Technical Specifications
Maturity
Pre-silicon
Related IPs
- 12 track thick oxide standard cell library at TSMC 40 - low leakage and direct battery connection (operating voltages from 1.1 V to 3.3 V)
- 12 track thick oxide standard cell library at TSMC 40 - low leakage and direct battery connection (operating voltages from 1.1 V to 3.3 V)
- 12 track thick oxide standard cell library at TSMC 40 - low leakage and direct battery connection (operating voltages from 1.1 V to 3.3 V)
- 8 track thick oxide standard cell library at TSMC 90 - low leakage and direct battery connection (operating voltages from 1.08 V to 3.63 V)
- 8 track thick oxide standard cell library at TSMC 90 - low leakage and direct battery connection (operating voltages from 1.08 V to 3.63 V)
- 9 track thick oxide standard cell library at TSMC 180 - low leakage and direct battery connection (operating voltages from 1.62 V to 3.63 V)