10 lane FXSLVTX030HH0L bias circuit ; UMC 40nm LP/RVT Logic Process

×
Semiconductor IP