DRAM IP
Welcome to the ultimate DRAM IP hub! Explore our vast directory of DRAM IP
All offers in
DRAM IP
Filter
Compare
4
DRAM IP
from 2 vendors
(1
-
4)
-
LPDDR5X/5/4X/4 combo PHY at Samsung SF5A
- Compliant for JEDEC standards for LPDDR5X/5/4X/4 with PHY standards
- DFI 5.1 specification PHY Interface Compliant
- Support up to 4 ranks
- x16 and x32 channel support
-
LPDDR5X/5/4X/4 combo PHY at 7nm
- Compliant with JEDEC JESD209-5B for LPDDR5X/5/4X/4 with PHY standards
- Delivering up to 8533Mbps
- DFI 5.1 specification PHY Interface Compliant
- Support up to 4 ranks
-
Low Latency DRAM Synthesizable Transactor
- Supports 100% of Low Latency DRAM protocol standard Low Latency DRAM specifications
- Supports 8 internal banks
- Supports all mode registers programming
- Supports programmable read latency and row cycle time
-
MRAM Synthesizable Transactor
- Supports all the MRAM commands as per the MR2A16A and MR0A08B specifications.
- Supports Symmetrical high-speed read and write with fast access time.
- Supports SRAM Compatible timing
- Supports native non-volatility