USB2.0 Host Transceiver PHY

Overview

USB 2.0 HOST Transceiver is a fully integrated PHY Core which is a super-set of HOST PHY with High Speed (HS), Full-Speed (FS) and Low-Speed Transceivers and is compliant with the USB 2.0 Specification and latest Revision of the On the Go and UTMI+ Specifications. It includes Clock/Data Recovery, on-chip PLL, Integrated & Calibrated Termination and Pull-Up/Down Resistors with full Analog Transceiver functionality for the Complete USB 2.0 PHY as illustrated in the figure. USB2 HOST transceiver has standard UTMI with SIE so that ASIC vendors are isolated from the high speed and analog circuitry associated with the transceiver, thus reducing the design risk and fastening the design cycle.

The core’s main blocks are clock/data recovery for FS/HS, PLL, transceiver state machines, data encoder/decoder and high-speed analog transceiver as can be seen in the main block diagram above.

Key Features

  • Fully compliant with latest USB 2.0
  • Innovative technique to recover clock from 480 Mbps data.
  • High frequency PLL.
  • Advanced High-Speed Transmitter and Receiver.
  • HOST Support for SOF EOP and Disconnect Detect
  • Support High Speed HS, Full Speed FS, Low Speed LS modes.
  • Integrated/Calibrated 15Kohm resistors on DP, DM for HOST in addition to Integrated/Calibrated Termination Resistors
  • Proprietary HOST and UTMI+ Support

Block Diagram

USB2.0 Host Transceiver PHY Block Diagram

Technical Specifications

Availability
now
×
Semiconductor IP