UMC 28nm Logic and Mixed-Mode HPC Process, 1.8V Analog ESD IO cell Library
Overview
UMC 28nm Logic and Mixed-Mode HPC Process, 1.8V Analog ESD IO cell Library
Technical Specifications
Foundry, Node
UMC 28nm
UMC
Pre-Silicon:
28nm
HLP
,
28nm
HPC
,
28nm
HPM
,
28nm
LP
Related IPs
- CSMC13V33 process DUPIO, This library includes analog I/O cells and digital I/O cells and supports Inline DUP I/O pad.
- Analog part of TX+RX lane operating at 1.25G~8Gbps , UMC 28nm HPC Process
- CSMC 0.18um Standard Cell Library, 1.8v operating voltage
- CMM lane operating from 1.25G~8G ,UMC 28nm HPC Process
- 1.8V/3.3V Switchable GPIO with I2C, HDMI, LVDS, ESD & Analog in TSMC 28nm
- 2.5V GPIO with 2Gbps LVDS RX TX and Analog Cell in GlobalFoundries 65nm LPe