The Analog-Frontend (AFE) IP consists of programmable current and voltage preamplifier followed by a Successive Approximation Register (SAR) architecture ADC using charge-redistribution technique. The ADC IP is configurable regarding resolution (6-13 bit) and sample rate (up to 10kS/s). The preamplifier offers programmable gain from 0.5 to 4. The input voltage range is quasi-rail-to-rail guaranteeing more than +- 1.7 V @ 1.8 V power supply. An optional calibration technique can be applied to compensate degraded mismatch behavior of t echnology capacitors. The overall power consumption of the AFE IP sums up with 10.5 uW at 1 kHz input signal.
The AFE ASIC with current and voltage input channels was applied to commercial environmental sensors for ambient light, temperature and CO gas. An internal temperature monitor is included.
The AFE ASIC as well as the stand-alone SAR ADC are silicon evaluated using the XFAB XT018 process. Measurement results and samples are available.
The AFE IP was migrated to GF 22FDX. Fraunhofer IIS/EAS provides a detailed documentation and support for the IP integration. Modifications, extensions and technology ports of the IP are available on request.
Ultra-Low Power 6 - 13 Bit 0.5 -10 kS/s 10uW Analog Front End
Overview
Key Features
- Resolution: 6 - 13 bit
- Input bandwidth: 31 kHz
- ENOB: 12.6 bit
- Power consumption: 10.5 uW @ 1kHz
- Supply voltage: 1.8 V
- Operation clock: 140 kHz
- Differential input: +- 1.7 V
- Programable Gain: - 6 up to 12 dB
- Silicon area: 0.16 mm2
Benefits
- Low design risk due to silicon evaluated design
- Easy to use input due to integrated input buffer
- Selectable power consumption due to integrated automatic power-down function
- Task dependent selectable resolution
- Flexible use due to single-conversion and continous-conversion mode
Block Diagram
Deliverables
- GDSII data
- Simulation model
- Documentation
- Silicon validation report
- Integration support
Technical Specifications
Foundry, Node
XFAB XT018
Maturity
silicon evaluated
Availability
now
Related IPs
- Ultra-Low Power 6 - 13 Bit 1-10 kS/s 1.9 uW SAR ADC
- Single Wire Protocol (SWP) Master Analog Front End (AFE) compliant with the ETSI 102.613 standard
- Single Wire Protocol (SWP) Slave Analog Front End (AFE) compliant with the ETSI 102.613 standard
- 16 Bit 13 kS/s Cyclic ADC
- Front End Module operating from 2 – 7 GHz and can be used in S / C band for Wi-Fi 6 & SATCOM applications.
- Analog Front End: 8x 12-bit 2 GSPSADCs, 4x 12-bit 200 MSPS ADCs, TVM, PLL, LDO