Supporting ONFI 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 40nm 40G,LP,LP_eF,ULP,ULP_eF
Overview
Dolphin Technology provides a complete NAND FLASH I/O library package. The package includes configurable IO's, power cells, fillers, spacers and analog cells. ESD and latch-up prevention structures are built-in into the library.
Key Features
- Supporting ONFI 4 and ONFI 3
- Pad design with 25um pitch
- Supports wirebond/CUP and flipchip packages
- Programmable metal stack options
- Single-ended IO and differential IO
- PVT Driver Compensation
- PVT RTT Compensation
- Built-in JTAG Logic for testability (Mentor or Synopsys compatible)
- Input/Output registers options
- Pulp-up/down options
- In-built ESD and Latchup Prevention circuits
- Power Clamp cells for ESD protection
- Compatible analog signal cells with ESD protection
Deliverables
- + Encrypted Verilog/SystemVerilog RTL, or post-synthesis netlist
- + Synthesis and STA scripts
- + User guide documents
- + SV/UVM Verification suite with BFM
Technical Specifications
Foundry, Node
TSMC 40nm
TSMC
Pre-Silicon:
40nm
G
,
40nm
LP
Related IPs
- Supporting ONFI 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 12nm 12FFC,FFC+
- Supporting ONFI 6.0, 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 0.13um LV,LVOD
- Supporting ONFI 6.0, 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 80nm 80GC,LP_EMF
- Supporting ONFI 6.0, 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 90nm 90G,GT,LP
- Supporting ONFI 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 4nm 4FF/4P
- Supporting ONFI 5.0, 4.2, 4.1, 4.0 and ONFI 3 - TSMC 3nm