Sony Camera LVDS Interface

Overview

The SONY_CAM_IF IP Core provides a simple way to connect the Sony® FCB-EV range of cameras to your FPGA. It serves as a direct replacement for an external LVDS receiver IC and takes advantage of the fast LVDS I/O solutions provided by modern FPGA devices.

The interface supports both single-mode and double-mode operation in which 4 x LVDS data lanes or 8 x LVDS data lanes may be connected to the IP Core. In the standard configuration, the camera input clock (TXCLKOUT_P/N) is assumed to be set to a frequency of 74.25 MHz. This permits operation at HD1080p30 resolution in single-mode (1x16-bit pixels per clock) or HD1080p60 operation in double-mode (2x16-bit pixels per clock).

The LVDS data lanes are deserialized using the high-speed SERDES input resources of the FPGA.. The resulting parallel data are then aligned and decoded to provide a standard SMPTE 274M output video stream. SMPTE data changes on the rising-clock edge of the SMPTE_TCLK (cam_clk) signal.

Other flags are also provided to indicate the presence of active video, the start of an active frame and the start of an active line. In addition, there is a stream locked flag that indicates the bit alignment has succeeded and a valid SMPTE stream has been found.

Key Features

  • Compatible with all Sony® FCB-EV Series LVDS video cameras
  • Support for HD1080p60 (double-mode)
  • Support for HD1080p30 (single-mode)
  • Choice of 8 or 4 x LVDS data lanes
  • Generates a standard SMPTE 274M output video stream

Benefits

  • Technology independent soft IP Core
  • Suitable for FPGA, SoC and ASIC
  • Supplied as human-readable source code
  • One-time license fee with unlimited use
  • Field tested and market proven
  • Any custom modification on request

Block Diagram

Sony Camera LVDS Interface Block Diagram

Applications

  • Simple connectivity to the Sony® FCB-EV series HD-cameras
  • Easily adaptable for other LVDS cameras
  • Replacement for the Thine® THC63LVD series LVDS receiver ICs
  • Replacement for the Rohm® BU90R series LVDS receiver ICs

Deliverables

  • VHDL source-code (or Verilog on request)
  • Simulation test bench
  • Examples and scripts
  • Full pdf datasheet
  • One-to-one technical support
  • One years warranty and maintenance

Technical Specifications

Foundry, Node
All (with some customization)
Availability
Immediate
×
Semiconductor IP