TERMINUS CIRCUITS USB 3.1 GEN2 PHY is high performance, low power, low latency Single & Quad-Lane PHY that supports USB protocol and its signalling needs. It has features like clocking and clock & data recovery, Serialization and De-Serialization of Data, 128/132b data coding, Receiver detection.
TERMINUS CIRCUITS’s USB 3.1 PHY uses 32/16bit Data PIPE interface. It also supports lower power management’s states like P0s, P1, P1-sub-states and P2. USB 3.1 PHY IP is available in TSMC 28nm HPC process.
* A limited number of Test Chips manufactured in TSMC 28HPC (Single lane and Quad Lanes) are available for Early customers. Contact us for more details.
Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 28HPC process
Overview
Key Features
- - Parallel data widths of 8bits and 16bits
- - QUAD configuration (4TX and 4RX), Single lane configuration (1TX and 1RX)
- - Support signal loss and receiver detection using programmable multi-tap
- & de-emphasis
- - Support 1m cable
- - High speed low Jitter (0.17UI) 10GHz PLL
- - Operation across a wide temperature range (-40 C to +125 C)
Benefits
- #NAME?
Applications
- Automotive – Infotainment
- Multi-Functional Printers
- LED TV
- Laptops / Desktop Computers
- Portable Medical Devices
- Smart Phones / Tablets
Deliverables
- #NAME?
Technical Specifications
Foundry, Node
TSMC 28HPC
Maturity
Silicon Ready (Test Chips available in TSMC 28HPC)
Availability
Now
TSMC
Silicon Proven:
28nm
HPC
Related IPs
- Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in GF 28SLP process
- Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 55LP process
- Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 65GP process
- Single Lane and Quad Lane 5Gbps USB3.1 PHY IP in TSMC 28HPC process
- Single Lane and Quad Lane 8Gbps PCIe3.0 PHY IP in TSMC 28HPC process
- Single Lane and Quad Lane 5Gbps PCIe2.0 PHY IP in TSMC 28HPC process