PCIe Gen2 PHY
Overview
The PCIe2 PHY is a complete mixed-signal semiconductor intellectual property (IP) solution, designed for single-chip integration into PCI Express applications. The PCIe 2 PHY pcie2_pipe_PxL_xN includes all the necessary logical, geometric, and physical design files to implement complete PCI Express 2.0 physical layer capability for 5-Gbps operation, connecting a root complex, switch, or endpoint to a PCI Express system. The PCIe 2 PHY supports the 5-Gbps data rate of the PCI Express Gen 2 specification and is backward compatible with the 2.5-Gbps Gen 1.1 specification with only inferred idle detection supported.
Key Features
- ? 5-Gbps data transmission rate
- ? PIPE3-compliant transceiver interface, configurable using soft Physical Coding Sublayer (PCS)
- layer above hard macro PHY
- ? Supports 8-bit interface at 500-MHz operation
- ? Supports 16-bit interface at 250-MHz operation
- ? Supports 32-bit interface at 125-MHz operation
- ? Integrated PHY includes transmitter, receiver, PLL, digital core, and electrostatic discharge (ESD)
- protection circuits
- ? Programmable RX equalization
- ? Supports collapsing of power supplies
- ? Supports one, two, three, or four PIPEs mapped onto 1, 2, 4, 8, or 16 lanes
- ? Integrated regulator to support either 3.3-V or 2.5-V I/O power supply
- ? Excellent performance margin and receiver sensitivity
- ? Robust PHY architecture that tolerates wide process, voltage, and temperature variations
- ? Low-jitter PLL technology with excellent supply isolation
- ? IEEE 1149.6 (AC JTAG) boundary scan
- ? Built-in Self-Test (BIST) features for production, at-speed testing on any digital tester:
- ? Supports 5-Gbps PCIe Gen 2 and 2.5-Gbps PCIe Gen 1.1 test modes
- ? Advanced, built-in diagnostics including on-chip sampling scope for easy debug
- ? Visibility and controllability of hard macro functions through programmable registers in the design
- ? Overrides on all ASIC side inputs for easy debug
- ? Access register space through simple 16-bit parallel interface
- ? Access register space through JTAG port
Deliverables
- We offer high-speed interface IPs designed for 28~90nm fabrication processes in various foundries. We can also customize porting IPs for customers requiring 90~180nm fabrications and support more advanced processes as needed.
Technical Specifications
Foundry, Node
TSMC,40,55,65; SMIC,28,40,55,65; GF,40,55; UMC,40,65
Maturity
Silicon Proven; Design Ready(SMIC,28)
Availability
Immediate
GLOBALFOUNDRIES
Silicon Proven:
40nm
LP
,
55nm
SMIC
Silicon Proven:
40nm
LL
,
65nm
LL
TSMC
Silicon Proven:
40nm
G
,
40nm
LP
UMC
Silicon Proven:
40nm
LP
,
65nm
LL
Related IPs
- UCIe-A (Gen2) PHY for Advanced Package (x64) in Intel 18A, North/South Orientation
- UCIe-A (Gen2) PHY for Advanced Package (x64) in SS SF4X, North/South Orientation
- SATA II PHY IP, Support SATA Gen1 1.5Gb/s and SATA Gen2 3.0Gb/s, UMC 0.18um Logic process
- SATA II PHY IP, Gen-2, UMC 0.13um HS/FSG process
- SATA II PHY IP, Gen-2, 1 - port, UMC 0.18um G2 process
- PCIe Controller IP, PCIe Gen-2 with the AHB interface, x1 Lanes, Soft IP