PCIe 7.0 Retimer Controller with CXL Support

Overview

PCI Express® (PCIe®) 7.0 links operating at 128 GT/s using PAM4 signaling have a reach of up to 13 inches at nominal conditions on standard PCBs. Extending trace routing beyond this distance results in higher first bit error rates (FBER) and reduced link efficiency due to increased link recovery and retransmissions.

As new distributed architectures are deployed in data centers, greater flexibility is desired for chip placement including the need for longer trace lengths. Protocol-aware retimer chips can fully regenerate signals allowing board designers to extend reach and flexibly build various system topologies. The Rambus PCIe 7.0 Retimer Controller provides a complete digital data path solution that delivers best-in-class latency, power and area, and accelerates the time-to-market for PCIe 7.0 retimer chips.

How the PCIe 7.0 Retimer Controller Works

The PCIe 7.0 Retimer provides a highly optimized low-latency data path for signal regeneration. It supports retimer chip PHYs via PIPE 6.2.1 interfaces. The control plane interface is provided via CSR (AHB-lite). The PCIe 7.0 Retimer Controller is CXL protocol aware and supports links using 128 GT/s and lower data rates of PCIe.

 

Key Features

  • Supports PCIe 7.0 128 GT/s speeds at up to x16 lanes
  • CXL 3.0 aware
  • Supports PIPE 6.2.1 compatible PHYs
  • Optimized for low latency
  • Highly-configurable equalization algorithms and adaptive behaviors
  • Pre-integrated XpressAGENTTM debug monitor
  • Supports up to 4 retimers in series per the retimer protocol specification

Block Diagram

PCIe 7.0 Retimer Controller with CXL Support Block Diagram

Deliverables

  • IP Files
    • IPXACT files for registers
    • Software API in C and Python for XpressAGENT (debug monitor)
  • Documentation
    • Retimer IP User Guide
    • Getting Started Guide
  • Reference Designs
    • Synthesizable Verilog RTL source code
    • Simulation environment and test scripts
    • Synthesis project and DC constraint files (ASIC)
  • Lint and CDC scripts

Technical Specifications

Foundry, Node
Any
×
Semiconductor IP