The D-PHY specification, version 1.2, is fully complied with by the MIPI D-PHY Analog RX IP Core. It is possible to use the Display Serial Interface (DSI) and MIPI Camera Serial Interface (CSI-2) protocols. This RX PHY consists of four data lanes and one clock lane.
The D-PHY comprises of an analogue front end for creating and receiving electrical level signals and a digital back end for managing I/O operations. automatic termination of the intrinsic resistor.
MIPI D-PHY Rx IP, Silicon Proven in TSMC 40LP
Overview
Key Features
- Compliant to MIPI Alliance Standard for D-PHY specification Version 1.2
- Supports standard PPI interface compliant to MIPI Specification
- Supports synchronous transfer at high-speed mode with a bit rate of 80-2500 Mb/s
- Supports asynchronous transfer at low power mode with a bit rate of 10 Mb/s
- Supports ultra low power mode, high-speed mode and escape mode
- Supports one clock lane and up to four data lanes
- Data lanes support transfer of data in high speed mode
- sequence errors and contentions
- Supports contention detection
- Configurable skew option for each Clock and Data lanes.
- Silicon Proven in TSMC 40LP
Block Diagram

Deliverables
- GDSII & layer map
- Place-Route views (.LEF)
- Liberty library (.lib)
- Verilog behaviour model
- Netlist & SDF timing
- Layout guidelines, application notes
- LVS/DRC verification reports
Technical Specifications
Maturity
In Production
Availability
Immediate
Related IPs
- ONFI 4.1 PHY IP (Silicon Proven in TSMC 12FFC)
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- ONFi PHY 4.0 (FPHY+MDLL+SDLL Regulator) (Silicon Proven in TSMC 28HPC+)
- USB 3.0 PHY IP, Silicon Proven in TSMC 40LP
- MIPI D-PHY Tx IP, Silicon Proven in TSMC 40LP
- SD 4.0 UHS-II PHY in TSMC 40LP