LVDS Tx IP, Silicon Proven SMIC 14SF+
Overview
The Low-Voltage Differential Signaling Transmitter IP Core provides a very High speed and Low power differential data transfer for Video interface and advanced Chip to chip interconnection. With a 400Mbps – 2.5Gbps per-lane data rate with up to 16 transmitter and receiver lanes with shared PMU, the LVDS Tx IP Core is a standard for high-speed video data transfer.
Key Features
- Wide-range data rate, up to 1Gbps, the associated clock is DDR clock (1/2 of the data rate, up to 500MHz)
- 16 channels with a total of 128 bits of parallel data, each channel has a bit width of 8 bits
- DC coupling mode
- Multi-channel shared offset
- Built-in transmitter terminal impedance, no need for off-chip components
- Support AXI stream bus protocol and data transceiver
- Built-in self-test mechanism, which can independently complete feature and mass production testing
- Support link training mode
- Support Flip-chip package form
- ESD: HBM/MM/CDM/Latch UP 2000V/200V/500V/100M
- Silicon Proven in SMIC 14nm SF+
Applications
- Smart Phone
- Tablet
- PC
- Car navigation
- Smart TV
- Digital Still Camera
- HD Camera
Deliverables
- Compliant with IEEE 1596.3 Standard
- Supports Data Rate upto 1.6 Gbps
- Supports reduced swing mode
- X7 Multiplier PLL for serial clock generation
- Configurable analog characteristics
- PLL loop filter
- PLL VCO gain
- Differential voltage Common-mode voltage
- Pre-emphasis strength
Technical Specifications
Maturity
In Production
Availability
Immediate
Related IPs
- V-by-One/ LVDS Tx IP, Silicon Proven in SMIC 40LL
- USB 3.1 Type-C PHY IP, Silicon Proven in SMIC 14SF+
- PCIe 2.0 Serdes PHY IP, Silicon Proven in SMIC 14SF+
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- DDR4/ LPDDR4/ DDR3L PHY IP - 3200Mbps (Silicon Proven in TSMC 12FFC)
- DDR4/ LPDDR4/ DDR3L PHY IP - 1866Mbps (Silicon Proven in TSMC 28HPC+)