V-Trans 's LVDS technology solutions eliminate the trade-offs in speed, low power, low noise (EMI), and BOM cost saving for high performance data transmission applications.
This LVDS receiver is a very fast comparator that can recover very small differential signaling with a very wide common mode range, allowing a proper recovery of LVDS signals and its use with many other specification.
Two separate library are available: inline (VT18LVDSR-I) and staggered I/O configuration (VT18LVDSR-S).
LVDS Receiver 1250Mb/s, 800Mhz clock
Overview
Key Features
- • 1P6M layout structure based on 0.18um 1P6M 1.8V generic logic process.
- • 3.3V/1.8V ±10% supply voltage, -40/+125°C temperature.
- • IEEE Standard 1596.3-1996 and ANSI/TIA/EIA-644-A Specifications.
- • Up to 1250Mb/s DDR, or 800Mhz clock.
- • Optional 100Ω on die termination ±20%.
- • Power down mode.
- • CMOS input for chip testability (JTAG…)
- • Rail to Rail Input common mode for extended compatibility with other specification.
- • Do not require extra external bias circuit.
- • Small area : [contact us]
- • Comes with a set of ESD protected power pads, corner, filler and break cells for easy integration.
- • Silicon proven, and test report available.
Benefits
- #NAME?
Deliverables
- The library includes:
- - LVDS receiver with internal 100 Ohm termination,
- - LVDS receiver without termination,
- - a set of filler cells, power cells and corner cell,
- - GDSII
- - LVS netlist
- - LIB timing
- - LEF abstract
- - Verilog/VHDL model
- - Datasheet
- - Application Note
Technical Specifications
Maturity
silicon tested by 3rd independent party
Availability
now
GLOBALFOUNDRIES
Pre-Silicon:
180nm
SMIC
Pre-Silicon:
180nm
G
Silterra
Pre-Silicon:
180nm
TSMC
Pre-Silicon:
180nm
G
Silicon Proven: 180nm G
Silicon Proven: 180nm G
UMC
Pre-Silicon:
180nm
Related IPs
- LVDS Transmitter 1250Mb/s, 800Mhz clock with RSDS support
- FPD-link, 30-Bit Color LVDS Receiver, 20-112Mhz
- FPD-link, 30-Bit Color LVDS Receiver, 40-170Mhz (Full-HDTV @60Hz) LVDS SerDes 5:35 channel decompression with deskew capability
- Dual FPD-link, 30-Bit Color LVDS Receiver, 40-170Mhz (Full-HDTV @120Hz) LVDS SerDes 10:70 channel decompression with deskew capability
- FPD-link, 30-Bit Color LVDS Receiver, 20-112Mhz (SVGA/WXGA/SXGA) LVDS SerDes 5:35 channel decompression
- FPD-link, 30-Bit Color LVDS Receiver, 40-170Mhz (Full-HDTV @60Hz) LVDS SerDes 5:35 channel decompression with deskew capability