The OT4001_cjtag is an adapter which permits legacy IEEE 1149.1 ports to communicate as an IEEE 1149.7 2-wire OScan1 cJTAG port. A simple update to a 1149.1 port to support 1149.7 2-wire signaling. This can be used for reduction in pin count for chips with JTAG interfaces. The IP is in the form of synthesizable verilog. May be implemented in ASIC or FPGA.
JTAG 2-Wire to 4-Wire Adapter
Overview
Key Features
- IEEE 1149.1 and IEEE 1147.7 compatible.
- Small logic overhead.
- Clock frequencies to 25MHz.
- Activated with a 12b Online Activation Code.
- Available setup support code for Digilent SDK and OpenOCD.
- Available CPLD for test system debug prior to silicon.
- Delivered as obfuscated verilig.
Block Diagram
Technical Specifications
Related IPs
- Versatile Interface Adapter (VIA)
- 32-bit RISC Processor To Deliver High Performance In Low-Cost Microcontroller Applications
- JPEG 2000 Encoder - Up to 16-bit per Component Lossy & Numerically Lossless Image & Video Compression
- Peripheral Interface Adapter (PIA)
- Asynchronous Communications Interface Adapter (ACIA)
- IEEE1149.1-2001 JTAG access port