JESD204B Tx-Rx PHY IP, Silicon Proven in TSMC 65GP/55GP
Overview
The JESD 204B controller IP is highly optimized and silicon agnostic implementation of the JEDEC JESD204B standard targeting any ASIC, FPGA and ASSP technologies. The solution defaults provide line-speed up to 12.5 Gbps per lane while guaranteeing data alignment and synchronization. The enables quick and reliable deployment of both the Transmitter (TX) and the receiver (RX) and comes optionally and tightly integrated transport layer option, that can dynamically be configured to handle any Multiple-Converter Device Alignment, Multiple Lanes (MCDA-ML) requirements. The IP-core is Silicon proven heavily tested In UVM regression environment and has been interoperability tested with key ADC/DAC providers and leading Serdes/PHY solutions .
Key Features
- Widest feature set available in market.
- Scrambling and de-scrambling Included.
- High performance transport layer support.
- Build in test functions
- Silicon proven
- Lint/CDC optimized
- UVM regression tested
- Interoperability tested with leading PHY/Serdes vendors
- Solid documentation including integration guide
- Easy to use RTL test environment
- Targeting any RTL implementation like ASICs, ASSPs and FPGAs.
Block Diagram
Technical Specifications
Maturity
In Production
Availability
Immediate
Related IPs
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- DDR4/ LPDDR4/ DDR3L PHY IP - 3200Mbps (Silicon Proven in TSMC 12FFC)
- DDR4/ LPDDR4/ DDR3L PHY IP - 1866Mbps (Silicon Proven in TSMC 28HPC+)
- JESD204B Tx-Rx PHY IP, Silicon Proven in SMIC 28SF
- JESD204B Tx-Rx PHY IP, Silicon Proven in SMIC 40LL
- JESD204B Tx-Rx PHY IP, Silicon Proven in UMC 55SP