HDMI 1.4 Rx PHY & Controller IP, Silicon Proven in TSMC 65/55GP
Overview
A single-port IP core called the HDMI receiver PHY (Physical layer) is completely compliant with HDMI 1.4's specifications. This HDMI RX PHY provides a straight forward solution for system LSI for consumer electronics like HDTV and supports TMDS clocks between 25MHz and 225MHz. The HMDI receiver link IP core provides the best performance for the HDMI receiver PHY. Many Fab/Nodes, including the following, have Silicon Proven it: (TSMC, UMC, SMIC, GF, Samsung, STMicro). Link Controller for an HDMI receiver that complies exactly with the HDMI 1.4a specification. This provides a straightforward system on chip (SOC) implementation for consumer devices including HD-TVs and AV receivers. It operates most effectively when combined with our complementary HMDI receiver PHY IP core. Based on needs, the HDMI fundamental functionality can be modified.
Key Features
- HDMI version 1.4 compliant receiver
- Supports DTV from 480i to 1080i/p HD resolution
- Supports 24bit, 30bit and 36bit color depth per pixel
- HDMI version 1.4a, HDCP revision 1.3 and DVI version 1.0 compliant receiver
- Supports DTV from 480i to 1080i/p HD resolution, and PC from VGA to UXGA
- Supports 3D video format specified in HDMI 1.4a specification
- Programmable 2-way color space converter
- Compliant with EIA/CEA-861D
- Deep color supported up to 16bit per pixel
- xvYCC Enhanced Colorimetry
- All packet reception including Gamut Metadata Packet
- Supports RGB, YCbCr digital video output format including ITU.656
- 24/30/36/48bit RGB/YCbCr 4:4:4
- 16/20/24bit YCbCr 4:2:2
- 8/10/12bit YCbCr 4:2:2 (ITU.601 and 656)
- 48 bit mode is not supported in 1080p
- Supports standard SPDIF output for stereo or compressed audio up to 192KHz
- Support PCM, Dolby digital, DTS digital audio output through 4bits I2S up to 8 channel
- IEC60958 or IEC61937 compatible
- 1bit audio format (Super Audio CD) output
- High-bitrate compressed audio formats output
- Slave I2C interface for DDC connection
- Configuration registers programmable via synchronized parallel interface
- Interface to external HDCP key storage
- Integrated cable terminator
- Adaptive equalizer for cable
- Adjustable analog characteristics
- PLL band width
- VCO gain, BGR voltage
- Cable terminator resistance value
- DLL digital filter characteristics
- Integrated Audio PLL
- 3.3V/2.5V/1.0V power supply
- Silicon Proven in TSMC 65/55GP
Benefits
- Very Low power
- Small Area, easy to integrate
- Test chip and Test board available
Block Diagram
Applications
- Digital TV
- Tablets
- Mobile phones
- Digital camera
- Camcorders
- Soundbars
- Audio/Video Receivers
- DVD players
- Recorders
- Streaming-media players
- Set-top boxes
- Home theater systems
- Game consoles
Deliverables
- Datasheet
- Integration guideline
- GDSII or Phantom GDSII
- Layer map table
- CDL netlist for LVS
- LEF
- Verilog behavior model
- Liberty timing model
- DRC/LVS/ERC results
- Configurable RTL Code
- HDL based test bench and behavioral models
- Test cases
- Protocol checkers, bus watchers and performance monitors
- Configurable synthesis shell
- Documentation
- Design Guide
- Verification Guide
- Synthesis Guide
Technical Specifications
Foundry, Node
TSMC 65GP, TSMC 55GP
Maturity
In Production
Availability
Immediate
TSMC
In Production:
65nm
GP
Related IPs
- HBM3 Solution enabling access to HBM3 Controller and HBM3 PHY in TSMC N5 1.2V
- HBM3 V2 Solution enabling access to HBM3 Controller and HBM3 PHY in TSMC N3E
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- DDR4/ LPDDR4/ DDR3L PHY IP - 3200Mbps (Silicon Proven in TSMC 12FFC)
- DDR4/ LPDDR4/ DDR3L PHY IP - 1866Mbps (Silicon Proven in TSMC 28HPC+)
- HDMI 2.1 Rx PHY 12Gbps in Samsung (14nm)