The programmable Fractional-N PLL to lock to an incoming clock source and produce an output clock with a non-integer multiplication factor.This is a macro-block designed for synthesizing the frequencies required for fiber optic transceivers and serdes using convenient reference frequencies.The PLL except modulator is implemented based on differential CML logic for robust operation under strong noise coupling through power, ground and substrate. The generated clock can be locked to the input source yet adjusted to a fine-degree of precision, and may be adjusted on-the-fly to maintain a relatively drifting local clock need. The updatable programmable fractional feedback divider is provided for this purpose. Differential circuit techniques are employed to attain low jitter in the noisy environment typical of multi-million gates digital chip.
Fractional N Clock PLL
Overview
Key Features
- High performance Fractional-N PLL
- Low power dissipation
- No external components required
- Integer Mode
- Power-down Mode
- Clock monitor output
- Stand-by mode
- 1.2V Power Supply
- Low jitter output
- 50% Duty Cycle Output divider
- Adjustable (+/-30%) reference current
- LOL detection
Applications
- PLL is suitable for embedding in ASIC and SoC subsystems for:
- LTE, WiFi, WiMAX, DAB, DAB+, FM, HDFM, DRM and many more
Deliverables
- Data sheet
- GDSII
- LVS Netlist
- Integration Guidelines
- Timing Model
- Behavioral Model
- LEF File for P&R
Technical Specifications
Related IPs
- Aeonic Generate Clock Generation Module [PLL], 8x smaller than fractional analog solutions
- Fractional N PLL 8.5-11.3GHz in GF N65
- 600MHz General Purpose Clock Multiplier PLL for 180n CMOS
- Low Power Clock Multiplier PLL for 40nm TSMC ULP CMOS
- Ultra-Low Power Fractional PLL IP in in TSMC (12/16nm FFC, 22nm ULP/ULL, 28nm HPC+)
- High Speed Fractional PLL with SSC