Memory Compilers;
Standard Cell Libraries;
Foundation IP (Memory Compliers & Standard Cell Libraries)
Overview
Key Features
- Memory Compilers
- Low Leakage with retention (light and deep sleep)
- Power Gating with retention and without retention
- Dual Rail (SRAM Periphery at lower Voltage)
- Combinations of above low power options
- Generate larger instances(up to 2Mbits)
- BIST solution optimized to our memories
- Standard Cell Libraries
- High Performance Library Variant
- Low Power Library Variant
Benefits
- Zixin provides a broad portfolio of high-quality, silicon-proven foundation IP, including memory compilers, logic libraries, and general-purpose I/O (GPIO), enabling system-on-chip (SoC) designers to lower integration risk and speed time-to-market
- Each one has been optimized for speed, routability, power and density, in order to maximize performance and wafer yield while lowering overall SoC cost
- Wide process coverage from 90/80/65/55/40 to 7/6, 7+/5/5+ nm
Technical Specifications
Foundry, Node
90/80/65/55/40 to 7/6, 7+/5/5+ nm
Related IPs
- Standard Cell Libraries - GLOBALFOUNDRIES 22FDX
- SMIC 0.13um General Process, 1.2V/2.5V Standard Cell Library
- SMIC 0.13um High Vt Process, 1.2V/2.5V standard cell Library
- SMIC 110nm Mixed Signal UHD RVT Process_x005F_x000D_ Standard Cell Library.
- SMIC 110nm Mixed Signal UHD HVT Process_x005F_x000D_ Standard Cell Library.
- SMIC 110nm Mixed Signal UHD LVT Process_x005F_x000D_ Standard Cell Library.