FEC RS (255,251) IIP

Overview

FEC RS (255,251) core is compliant with standard HDMI 2.1/2.1a and Scalabale Low Voltage Signaling with Embedded Clock (SLVS_EC) Specification. Through its compatibility, it provides a simple interface to a wide range of low-cost devices. FEC RS (255,251) IIP is proven in FPGA environment.

FEC RS (255,251) IIP is supported natively in Verilog and VHDL

Key Features

  • HDMI specification 2.1/2.1a and Scalabale Low Voltage Signaling with Embedded Clock (SLVS_EC) compliant.
  • Supports full FEC functionality.
  • Supports Reed Solomon (255,251) FEC, 8-bit symbols.
  • Supports the input and output data widths of multiples of 8-bit.
  • Supports the parity generation of 32 bits.
  • Supports the bit locker mechanism.
  • Supports the Syndrome calculation.
  • Supports the Berlekamp's algorithm.
  • Supports the Chien search for error position.
  • Supports the Error correction of 16 bits.
  • Supports up to the 2 symbols of error correction.
  • Supports the pipelined mechanism for the error correction.

Benefits

  • Single site license option is provided to companies designing in a single site.
  • Multi sites license option is provided to companies designing in multiple sites.
  • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
  • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.

Block Diagram

FEC RS (255,251) IIP Block Diagram

Deliverables

  • The FEC RS (255,251) interface is available in Source and netlist products.
  • The Source product is delivered in plain text verilog.If needed VHDL,SystemC code can also be provided.
  • Easy to use Verilog Test Environment with Verilog Testcases
  • Lint, CDC, Synthesis, Simulation Scripts with waiver files
  • Documentation contains User's Guide and Release notes.

Technical Specifications

×
Semiconductor IP