The New Wave DV Ethernet Real-Time Publish-Subscribe (RTPS) core provides a complete hardware IP solution for the Ethernet RTPS protocol.
The core provides OMG DDSI-RTPS compliance, hardware-based message label filtering, hardware mapping of message label to host memory, and complete offload of RTPS handling including: Transmit messages, Receive messages, IEEE 1588 Precision Time Protocol (PTP), DMA controller, frame building/checking, and CRC generation/ checking.
The host interface to the core is AXI4. This allows the core to be connected to an external host processor over PCIe or to an embedded SoC processor. The core is built for dropping into an FPGA and providing the complete design from processor interface to Ethernet RTPS network interface.
This core is targeted towards applications in military/aerospace and has been implemented on AMD (Xilinx) UltraScale™/UltraScale+™ devices. The core comes with test benches, constraints and an example design, making design integration a straightforward task.
New Wave DV has a set of standard form factor boards featuring FPGAs, 10G Ethernet optics, and off-the-shelf reference designs for quick evaluation of the IP core.
Ethernet Real-Time Publish-Subscribe (RTPS) IP Core
Overview
Key Features
- OMG DDSI-RTPS 2.2 compliant interface with hardware-based offload
- Hardware DMA engines with message label mapped buffers
- Message label validation and filtering
- Host processor offloaded from all networking responsibilities
- Supports 10G data rate
- Configurable number of ports in a single FPGA
- AXI4 host interface for embedded or PCIe-based processors
- Frame counter and error statistics
Benefits
- Increased performance with hardware-based Ethernet RTPS offload
- Hardware-based message label filtering and host DMA setup
- Leverage proven technology for standard interface implementation
- Mitigate obsolescence
Block Diagram
Applications
- Avionics vehicle and mission systems
- Industrial/Machine vision systems
Technical Specifications
Related IPs
- BCH Encoder/Decoder IP Core
- High-performance, low-power 2D composition IP core for embedded devices
- Vector Graphics IP core supporting OpenVG1.1 subset
- OpenGL® ES2.0 compatible 3D graphics IP core
- High-performance and low-power 2D vector graphics IP core
- ARINC818 controller Transmitter and Receiver IP core