Dual FPD-link, 30-Bit Color LVDS Transmitter, 40-170Mhz (Full-HD @120Hz) - with 2 independant links capability LVDS SerDes 70:10 channel compression

Overview

This transmitter converts 10 LVDS, (low voltage differential signaling) data streams, into up to 60 bits (dual pixel 30-bits) CMOS data plus 10 control signals (VSYNC, HSYNC, DE, and 7 user-defined signals).

At a maximum pixel rate of 170Mhz, LVDS data line speed is 1.19Gbps, providing a total maximum bandwidth of 11.9Gb/s (1.487Gbytes per second).

This IP can drive two (2) independent displays with resolution up to UXGA/Full HD (dual asynchronous input /output).

Key Features

  • 1P7M/1P8M/1P9M/1P10M layout structure based on 65nm Logic 1P10M Salicide 1.2V/2.5V process.
  • 1.2V/2.5V ±10% supply voltage, -40/+125°C
  • Complies with OpenLDI specification for digital display interfaces and LVDS IEEE Standard 1596.3-1996+ ANSI/TIA/EIA-644-A Specifications.
  • Up to 11.9Gbps bandwidth (40 to 170Mhz pixel clock) per pixel channel (Full HD @ 120Hz)
  • Dual independent single link mode (can drive 2 separate displays with different resolution)
  • Input clock detector (self reset when missing clock)
  • Spread-spectrum input clock support (can be used in SS systems)
  • Output Swing Control (2.5mA to 7mA programmable), PVT compensated
  • Input clock detector (self reset when missing clock)
  • Low leakage power-down mode <10uA
  • Core cell area : [contact us]
  • Power consumption [contact us]
  • Built-in power pads with ESD protection.
  • Equivalent part : Thine’s THC63LVD1025

Benefits

  • support full HDTV @120hz (3DTV)
  • Lowest bounding pad count
  • Low cost IP
  • reliability
  • highly adjustable
  • customization for your own design

Deliverables

  • Design kit includes :
    • LEF view and abstract gdsII
    • Verilog HDL behavioral model
    • Liberty (.lib) timing constraints for typical, worse and best corner case
    • Full Datasheet /Application Note with integration guidelines document
    • Silicon characterization report when available
  • Tapeout kit includes the design kit plus plysical view:
    • gdsII
    • LVS netlist and report
    • DRC/ERC/ESD/ANT report

Technical Specifications

Maturity
please contact us
Availability
please contact us
SMIC
Pre-Silicon: 65nm LL
TSMC
Pre-Silicon: 65nm G , 65nm GP , 65nm LP
×
Semiconductor IP