DO-254 Processor System Reset Module 1.00a

Overview

Allows the designer to tailor their application by setting certain parameters to enable/disable features. For MB only, propagates the microprocessor reset out to the other blocks, synchronizes reset to the clock, and propagates them out to all the other blocks.

Key Features

  • Asynchronous external reset input is synchronized with clock
  • Asynchronous auxiliary external reset input is synchronized with clock
  • Both the external and auxiliary reset inputs are selectable active high or active low
  • Selectable minimum pulse width for reset inputs to be recognized
  • Selectable load equalizing
  • DCM Locked input
  • Power On Reset generation

Benefits

  • Mature source IP has been re-engineered for full DAL-A compliance for airworthiness and design assurance for safety-critical programs, supporting and simplifying the compliance effort at the FPGA level.

Deliverables

  • Encrypted source along with a complete certification data package (CDP) including all artifacts required for chip-level compliance.

Technical Specifications

Availability
March 2014
×
Semiconductor IP