DDR4/LPDDR4/LPDDR4X PHY
Overview
M31 LPDDR4X multi-PHY support DDR4, LPDDR4, and LPDDR4X up to 4267Mbps. This IP is the solution for ASICS, ASSPs, SOC, and POP requiring a high-performance memory interface. This multi-interface PHY can be used in automotive (auto-drive), mobile (smartphone), and enterprise (laptop and desktop) applications.
Key Features
- Multi-interface support. LPDDR4 up to 3200Mbps and DDR4/LPDDR4X up to 4267Mpbs.
- Support LPDDR4X 0.6V VDDQ.
- Optimized for high performance and flexibility for integration. The harden IP included 8bit data blocks, 6bit C/A blocks, clock blocks, PLL, and DLL. The IP pinout can be configured to optimize for LPDDR4/4X and DDR4.
- High resolution read/write timing control.
- Per bit deskew on reading/write data path.
- Multiple PHY independent training modes. Including periodic background training.
- Low power mode.
- Dynamic frequency scaling.
- Testability support: Scan, ATPG with OPCG, BIST with loop backtest.
- Advanced equalization, include TX FFE and RX DFE.
- PI/SI design guidelines to guarantee high data rate performance.
- Advance clock structure to minimize jitter and automated interface timing margining.
Technical Specifications
Foundry, Node
12nm
TSMC
Silicon Proven:
28nm
HPCP
,
55nm
LP
Related IPs
- UCIe-S PHY for Standard Package (x16) in TSMC N3E, North/South Orientation
- LPDDR5X/5/4X PHY - TSMC N5A for Automotive, ASIL B Random, AEC-Q100 Grade 2
- Die-to-Die, 112G Ultra-Extra Short Reach PHY Ported to TSMC N5 X8, North/South (vertical) poly orientation
- UCIe-S PHY for Standard Package (x16) in SS SF5A, North/South Orientation
- HBM3 PHY V2 - TSMC N5
- LPDDR5X/5/4X PHY - SS SF5A for Automotive, ASIL B Random, AEC-Q100 Grade 2