DDR2 PHY Compensation block; UMC 55nm SP/RVT LowK Logic Process

×
Semiconductor IP