DDRI/II/III Memory Controller Core implements an efficient and pipelined interface to DDR-I, DDRII and DDR-III SDRAM devices targeted for System-on-Chip (SoC) and FPGA platforms. The memory controller core is fully configurable to accommodate all the features in the JEDEC specification. The design has set of programmable registers to define the functionality of the memory controller and to configure the DRAM. On power-up the controller performs initialization of the DRAM based on the programmed paramerters in the registers. On completion of the initialization sequence, the DRAM will be ready to process READ/WRITE requests from the user. In case of multiple port access, an efficient Arbiter is used with programmable management scheme to have a fair arbitration. The controller also provides logic to support low-power applications by implementing SELF REFRESH and POWER-DOWN modes.
The controller core has the following modules:
Control and Timing Engine
DRAM Initialization Engine
Command Generation Engine
Address Generation and Bank Management
Refresh Generation Engine
Multiport Weighted Round-robin Arbiter
Write Path and Read Capture Logic
Calibration Logic
PHY Logic for DDR I/O
The AL_DDR12_CTRL Core is designed for performance with low latencies and maximum bandwidth allocation for up to 16 requestors. The AL_DDR12_CTRL Core is highly configurable allowing the user with several options such as: DRAM width, DRAM instance count, DRAM speed grade, DRAM CAS latencies, number of user ports for DRAM access. The Controller Core flexible user interfaces such as: Command/Data FIFO or AMBA-AHB or Altera Avalon Slave interfaces for easy SoC integration.
DDR-I/II/III CONTROLLER IP CORE
Overview
Key Features
- Compliant with JEDEC Standard.
- Support up to 4 Gb and 8 banks of DDR2 devices.
- Application bus – FIFO, AHB, Avalon. Support multiple agents on application bus interface with built-in credit/aging based weighted round robin arbitration scheme.
- Programmable CAS latency and DRAM timing parameters.
- Programmable auto-refresh time interval.
- Support power down, self refresh.
- Auto initialization of memories.
- Configurable address mapping between application and DRAM bank/row/column address.
- Auto-calibration scheme for DDIO interfaces, support for ondie termination and off chip driver impedance adjustment.
- Support back to back WR, RD commands with min timing.
- High data rate of memory throughput
- Choice of 16/32/64 DDR bus widths
Block Diagram
Technical Specifications
Availability
Available
Related IPs
- ARINC818 controller Transmitter and Receiver IP core
- Complete memory system supporting any combinations of SDR SDRAM, DDR, DDR2, Mobile SDR, FCRAM, Flash, EEPROM, SRAM and NAND Flash, all in one IP core
- BCH Encoder/Decoder IP Core
- High-performance, low-power 2D composition IP core for embedded devices
- Vector Graphics IP core supporting OpenVG1.1 subset
- OpenGL® ES2.0 compatible 3D graphics IP core