40nm 9-bit ultra-low powerADC
Overview
This ADC has 9bit resolution and can support sample rates from DC to 12.5MS/s, this design can be used for a variety of applications such as sensor interfacing and receiver frontends (e.g., BLE, Zigbee, 802.11.ah).
Key Features
- Asynchronous dynamic logic
- INL/DNL <0.5LSB at 1V
- Power consumption scales dynamiclly with the sampling rate
- FoM can be as low as 6.7J/conv.step at 1V
- No calibration
Applications
- Communications
- Data processing
- Consumer Electronics
- Automotive
- Industrial and medical
Deliverables
- Whitebox IP license (including CDS, schematic, layout, extracted, testbenches, scripts, matlab model, a.o. ) with technology transfer training and support
Technical Specifications
Foundry, Node
TSMC, 40nm
Maturity
Silicon proven on prototypes
Availability
ASIC
TSMC
Silicon Proven:
40nm
G
,
40nm
LP
Related IPs
- 90nm 9-bit ultra-low power ADC
- Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS
- NIST FIPS-197 Compliant Ultra-Low Power AES IP Core
- Programmable 9-bit CMOS frequency divider (2…511 dividing ratio)
- Programmable 9-bit CMOS low-frequency divider (5...511 dividing ratio)
- Ultra-low latency AVC Intra Codec