16G Multiproocol Serdes IP, Silicon Proven in TSMC 28HPC+

Overview

The multi protocol SerDes PHY consist of Peripheral Component Interconnect Express (PCIe) compliant with PCIe 4.0, 3.0, 2.0 Base Specification with support of PIPE interface spec, and JESD204B compliant. Lower power consumption is achieved due to support of additional PLL control, reference clock control, and embedded power gating control. Also, since aforementioned low power mode setting is configurable, the PHY is widely applicable for various scenarios under different consideration of power consumption.

Key Features

  • Multiple lanes transceiver with data rate from 1Gbps to 16Gbps
  • Transceiver version including both receiver and transmitter
  • Transmitter only version
  • 40bit/32bit/20bit/16bit selectable parallel data bus
  • Independent per-lane power down control
  • Programmable transmit amplitude
  • Programmable 3-tap feed forward equalizer(FFE)
  • Embedded receiver equalization (CTLE and DFE) to compensate insertion loss
  • Flexible reference clock frequency range
  • Integrated LC-tank PLL and Ring OSC PLL
  • Fractional-N PLL
  • Support spread spectrum clock up to 5000ppm
  • Low capacitance ESD structures
  • Integrated on-chip differential 100 ohm termination for clock Receiver,TX and RX
  • Termination resistance auto calibration function (optional)
  • AC coupling
  • Support both Flip Chip Package and Wire Bonding Package
  • Testability
  • High Testability
  • Built-in pattern generator and checker including PRBS
  • Internal serial loopback

Benefits

  • Reliability
  • Life Time : 10 years
  • Life Time Average Temperature : up to 110 degC (include hot-spot)
  • Availability : 100%
  • ESD (HBM) : over 2000V
  • ESD (CDM) : over 250V
  • Latch-up : Satisfy JESD78 ClassII (Tj=125c), >100mA

Applications

  • PC
  • Television
  • Data storage
  • Multimedia Devices
  • Recorders
  • Mobile devices
  • GPU

Deliverables

  • Application Note / User Manual
  • Behavior model, and protected RTL codes
  • Protected Post layout netlist and Standard
  • Delay Format (SDF)
  • Synopsys library (LIB)
  • Frame view (LEF)
  • Metal GDS (GDSII)
  • Test patterns and Test Documentation

Technical Specifications

Foundry, Node
TSMC 28HPC/ TSMC 28HPC+/ TSMC 28HPM
Maturity
In Production
Availability
Immediate
×
Semiconductor IP