Vendor: T2M GmbH Category: Multi-Protocol PHY

16G Multiproocol Serdes IP, Silicon Proven in TSMC 28HPC+

The multi protocol SerDes PHY consist of Peripheral Component Interconnect Express (PCIe) compliant with PCIe 4.0, 3.0, 2.0 Base …

TSMC 28nm HPC+ In Production View all specifications

Overview

The multi protocol SerDes PHY consist of Peripheral Component Interconnect Express (PCIe) compliant with PCIe 4.0, 3.0, 2.0 Base Specification with support of PIPE interface spec, and JESD204B compliant. Lower power consumption is achieved due to support of additional PLL control, reference clock control, and embedded power gating control. Also, since aforementioned low power mode setting is configurable, the PHY is widely applicable for various scenarios under different consideration of power consumption.

Key features

  • Multiple lanes transceiver with data rate from 1Gbps to 16Gbps
  • Transceiver version including both receiver and transmitter
  • Transmitter only version
  • 40bit/32bit/20bit/16bit selectable parallel data bus
  • Independent per-lane power down control
  • Programmable transmit amplitude
  • Programmable 3-tap feed forward equalizer(FFE)
  • Embedded receiver equalization (CTLE and DFE) to compensate insertion loss
  • Flexible reference clock frequency range
  • Integrated LC-tank PLL and Ring OSC PLL
  • Fractional-N PLL
  • Support spread spectrum clock up to 5000ppm
  • Low capacitance ESD structures
  • Integrated on-chip differential 100 ohm termination for clock Receiver,TX and RX
  • Termination resistance auto calibration function (optional)
  • AC coupling
  • Support both Flip Chip Package and Wire Bonding Package
  • Testability
  • High Testability
  • Built-in pattern generator and checker including PRBS
  • Internal serial loopback

Benefits

  • Reliability
  • Life Time : 10 years
  • Life Time Average Temperature : up to 110 degC (include hot-spot)
  • Availability : 100%
  • ESD (HBM) : over 2000V
  • ESD (CDM) : over 250V
  • Latch-up : Satisfy JESD78 ClassII (Tj=125c), >100mA

Applications

  • PC
  • Television
  • Data storage
  • Multimedia Devices
  • Recorders
  • Mobile devices
  • GPU

What’s Included?

  • Application Note / User Manual
  • Behavior model, and protected RTL codes
  • Protected Post layout netlist and Standard
  • Delay Format (SDF)
  • Synopsys library (LIB)
  • Frame view (LEF)
  • Metal GDS (GDSII)
  • Test patterns and Test Documentation

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 28nm HPC+ In Production

Specifications

Identity

Part Number
16G Multiprotocol Serdes IP in 28HPCP
Vendor
T2M GmbH

Provider

T2M GmbH
T2M GmbH is the leading Global Technology Company supplying state of the art complex semiconductor connectivity IPs and KGDs, enabling the creation of complex connected devices for Mobile, IoT and Wearable markets. T2M's unique SoC White Box IPs are the design database of mass production RF connectivity chips supporting standards including Wifi, BT, BLE, Zigbee, NFC, LTE, GSM, GNS. They are available in source code as well as KGD for SIP / modules. With offices in USA, Europe, China, Taiwan, South Korea, Japan, Singapore and India, T2M’s highly experienced team provides local support, accelerating product development and Time 2 Market.

Learn more about Multi-Protocol PHY IP core

How a 16Gbps Multi-link, Multi-protocol SerDes PHY Can Transform Datacenter Connectivity

Increasingly, more of the focus on mobile has centered around cloud datacenters and the networking to get the data back and forth between these datacenters and the mobile device. Functions like voice recognition and mapping depend on the ability to split the functionality between the smartphone, for local processing like encryption and compression, and the back end, where a large number of servers can do the heavier lifting before returning the results.

One PHY, Zero Tradeoffs: Multi-Protocol PHY for Edge AI Interface Consolidation

The Cadence 10G multi-protocol PHY was architected to address this exact challenge. Designed to scale across multiple process nodes, it consolidates PCI Express (PCIe), USB, DisplayPort, Ethernet, and other interfaces into a single, compact, silicon-efficient block. What sets it apart is simultaneous multi-protocol support, which enables multiple data paths without duplicating hardware, requiring extra board connectors, or paying the area and power penalty of separate IP blocks.

Frequently asked questions about Multi-Protocol PHY IP cores

What is 16G Multiproocol Serdes IP, Silicon Proven in TSMC 28HPC+?

16G Multiproocol Serdes IP, Silicon Proven in TSMC 28HPC+ is a Multi-Protocol PHY IP core from T2M GmbH listed on Semi IP Hub. It is listed with support for tsmc In Production.

How should engineers evaluate this Multi-Protocol PHY?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Multi-Protocol PHY IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP