12.5G Multiprotocol Serdes IP, Silicon Proven in SMIC 12SF++

Overview

The multi-protocol SerDes PHY includes Peripheral Component Interconnect Express (PCIe) conforming with PCIe 2.0 Base Specification with support for PIPE interface spec, Universal Serial Bus (USB) compliant with USB 3.0, USB 2.0 (USB High-speed and Full speed), and Serial ATA (SATA) consistent with SATA 3.0 Specification. Because inbuilt power gating control, reference clock control, and more PLL control are supported, lower power consumption is made possible. Additionally, the PHY is broadly usable for diverse circumstances under varying considerations of power consumption because the aforementioned low
power mode option is customizable.

Key Features

  • A universal SERDES IP that operation from 1Gbps to 12.5 Gbps
  • Compatible with PCIe/USB3/SATA base Specification
  • Support 40-bit/32-bit/20-bit/16-bit parallel interface
  • Support for PCIe2(5.0Gbps), USB3.0(5.0Gbps) and SATA3(6.0Gbps)
  • Backward compatible with 2.5Gbps for PCIe
  • Backward compatible with 1.5Gbps, 3.0Gbps for SATA
  • Support flexible reference clock frequency
  • Support 100MHz differential reference clock input or output (with SSC optionally) in PCIe Mode
  • Support Spread-Spectrum clock (SSC) generation and receiving from -5000ppm to 0ppm
  • Support programmable transmit amplitude and Deemphasis
  • Support TX detect RX function in PCIe and USB3.0 Mode
  • Support Beacon signal generation and detection in PCIe Mode
  • Support LFPS signal generation and detection in USB Mode
  • Support Low Frequency Periodic Signalling (LFPS) generation and detection in USB3.0 Mode
  • Production test support is optimized through high coverage at-speed BIST and loopback
  • Integrated on-die termination resistors and IO Pads/Bumps
  • Embedded Primary & Secondary ESD Protection
  • ESD: HBM/MM/CDM/Latch Up 2000V/200V/500V/100mA
  • Silicon Proven in SMIC 12nm SF++

Applications

  • PC
  • Television
  • Data storage
  • Multimedia Devices
  • Recorders
  • Mobile devices

Deliverables

  • Application Note / User Manual
  • Behavior model, and protected RTL codes
  • Protected Post layout netlist and Standard
  • Delay Format (SDF)
  • Frame view (LEF)
  • Metal GDS (GDSII)
  • Test patterns and Test Documentation

Technical Specifications

Maturity
In Production
Availability
Immediate
×
Semiconductor IP