Xilinx provides the Processing System IP Wrapper for the Zynq®-7000 to accelerate your design and its configuration for your embedded products
The Processing System IP is the software interface around the Zynq-7000 Processing System. the Zynq-7000 family consists of a system-on-chip (SoC) style integrated processing system (PS) and a Programmable Logic (PL) unit, providing an extensible and flexible SoC solution on a single die.
The Processing System IP Wrapper acts as a logic connection between the PS and the PL while assisting you to integrate custom and embedded IPs with the processing system using the Vivado® IP integrator.
Zynq-7000 Processing System IP
Overview
Key Features
- Enable/Disable I/O Peripherals (IOP)
- Enable/Disable AXI I/O ports (AIO)
- MIO Configuration
- Extended MULTIPLE USE I/Os (EMIO)
- DDR Configuration
- Security and Isolation Configuration
- Interconnect Logic for Vivado IP - PS interface
- PL Clocks and Interrupts
Technical Specifications
Related IPs
- Small-size ISP (Image Signal Processing) IP ideal for AI camera systems.
- Complete memory system supporting any combinations of SDR SDRAM, DDR, DDR2, Mobile SDR, FCRAM, Flash, EEPROM, SRAM and NAND Flash, all in one IP core
- Processing System 7
- Zynq UltraScale+ MPSoC Processing System IP
- "Image Signal Processor" with the minimum functions required for image processing system
- NoC System IP