USB2.0 OTG PHY supporting UTMI+ level 3 interface - 40LL / 110G / 130G / 130EF
Overview
The USB2.0 OTG PHY is a complete mixed-signal IP solution designed to implement OTG connectivity for a System-on-Chip (SoC) design usage. The USB2.0 OTG PHY supports the USB2.0 480-Mbps protocol and data rate, and is backward compatible with the USB 1.1 1.5-Mbps and 12-Mbps protocol and data rates.
Key Features
- Supports High-speed, Full-Speed and Low-Speed data rates
- Supports Host, Peripherals and OTG application
- Fully Compliant with UTMI + Level 3 Specification
- Supports internal PLL for High-Speed(480MHz) Clock and Data Recovery operation
- Support Built in Self-Test(BIST) for production testing
- Including digital and analog loop back test for HS/FS/LS mode to facilitate testing and debugging
- Integrated Termination Resistors (50?, 1.5K, 15K) with auto calibration to meet high accuracy
- Support 8-bit 60MHz and 16-bit 30MHz parallel interface
- Clock and Data Recovery implemented fully by adjustable digital with edge detection to maximizing noise filtering for various applications
- Area and power consumption advantage over competitors
Deliverables
- Datasheet
- User’s Manual
- Package/PCB guideline
- SDK (standard design kit) including verilog model, .lib/.db file, .lef file
Technical Specifications
Foundry, Node
40nmLL/0.11um logic/0.13um logic /0.13um embedded flash process
Maturity
Silicon Proven
Availability
Now
Related IPs
- USB2.0 OTG PHY supporting UTMI+ level 3 interface - 28HK/55LL
- USB 2.0 OTG Controller IP, Support On-The-Go (Level 3), Soft IP
- USB 3.2 Gen2x2 with PIPE 4.3 and USB2.0 with UTMI+ interface
- D2D Controller addon for D2D SR112G PHY with CXS interface
- PCIe 3.0, 2.1, 1.1 Controller supporting Root Port, Endpoint, Dual-mode Configurations, with AMBA AXI User Interface
- USB2.0 OTG