USB 2.0 PHY IP, Silicon Proven in UMC 55SP/EF
Overview
The USB2.0 PHY IP is a complete physical layer (PHY) IP solution created for exceptional performance and low power consumption. The High-Speed USB 2.0 transceiver is implemented by the USB2.0 IP and can be used with hosts, devices, or OTG function controllers. The UTMI+ level 3 specification is followed by the USB2.0 PHY IP, which supports both Full-Speed (12 Mbps) and Low-Speed (1.5 Mbps) data rates. Using many mixed-signal circuits together, 480Mbps of high-speed data can be transmitted. The USB2.0 PHY IP also supports the expanded USB Battery Charging standards, which are intended for mobile and consumer product applications. The USB2.0 PHY IP transceiver's small chip size and low power consumption did not come at the expense of performance or data throughput. In order to provide complete support for host and device functionality, the USB2.0 PHY IP includes a full on-chip physical transceiver solution with Electrostatic Discharge (ESD) protection, a clock generating block provided by an internal PLL, and a resistor termination calibration circuit.
Key Features
- Compliant with USB2.0 and USB1.1 specification
- Compliant with UTMI Specification Version level 3.
- Supports HS(480Mbps)/FS(12Mbps) /LS(1.5Mbps) modes
- All required terminations, including 1.5Kohm pullup on DP and DM, and 15Kohm pull-down on DP and DM are internal to chip
- 16-bit, 30MHz or 8-bit, 60MHz parallel interface for HS/FS
- Serializing for transmitting data stream and Deserializing for receiving data stream
- USB Data Recovery and Clock Recovery on receiving
- Integrated Bit Stuffing and NRZI encoding for Transmit
- Integrated Bit Un-Stuffing and NRZI decoding for Receive
- SYNC and EOP generation on transmit packets and detection on receive packets
- Internal reference resistor that replaces the external reference resistor
- Built in self test for production testing
- Supports USB suspend state and remote wakeup
- Supports detection of USB reset, suspend and resume signaling
- Supports high speed identification and detection as defined by USB 2.0 Specification
- Support high speed host disconnection detection
- Silicon Proven in UMC 5SP/EF
Block Diagram
Applications
- r
Deliverables
- Application Note / User Manual
- Behavior model, and protected RTL codes
- Protected Post layout netlist and Standard
- Delay Format (SDF)
- Frame view (LEF)
- Metal GDS (GDSII)
- Test patterns and Test Documentation
Technical Specifications
Foundry, Node
UMC 55SP / EF
Maturity
In Production
Availability
Immediate
Related IPs
- USB 3.0/ PCIe 2.0/ SATA 3.0 Combo PHY IP, Silicon Proven in UMC 55SP/EF
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- DDR4/ LPDDR4/ DDR3L PHY IP - 3200Mbps (Silicon Proven in TSMC 12FFC)
- DDR4/ LPDDR4/ DDR3L PHY IP - 1866Mbps (Silicon Proven in TSMC 28HPC+)
- USB 2.0 PHY IP, Silicon Proven in TSMC 22ULP
- USB 3.0/ PCIe 2.0/ SATA 3.0 Combo PHY IP, Silicon Proven in SMIC 55LL